Part Number Hot Search : 
74LS37 IC16F 54FCT AM29F800 XBA170S 0STRR 257QG BU9728A
Product Description
Full Text Search

PBL37644QNT - V(cc): -0.5 to 6.5V; subscriber line interface circuit (SLIC)

PBL37644QNT_8930846.PDF Datasheet

 
Part No. PBL37644QNT PBL37646QNT
Description V(cc): -0.5 to 6.5V; subscriber line interface circuit (SLIC)

File Size 255.09K  /  18 Page  

Maker

Ericsson Microelectronics



JITONG TECHNOLOGY
(CHINA HK & SZ)
Datasheet.hk's Sponsor

Part: PBL3764
Maker: ERISSIO
Pack: DIP
Stock: 299
Unit price for :
    50: $6.92
  100: $6.58
1000: $6.23

Email: oulindz@gmail.com

Contact us

Homepage
Download [ ]
[ PBL37644QNT PBL37646QNT Datasheet PDF Downlaod from Datasheet.HK ]
[PBL37644QNT PBL37646QNT Datasheet PDF Downlaod from Maxim4U.com ] :-)


[ View it Online ]   [ Search more for PBL37644QNT ]

[ Price & Availability of PBL37644QNT by FindChips.com ]

 Full text search : V(cc): -0.5 to 6.5V; subscriber line interface circuit (SLIC)


 Related Part Number
PART Description Maker
P2681A-08TT P2681A P2681A-08SR P2681A-08ST P2681A- ICs for Inductive Proximity Switches; Package: S--0; VCC (min): 3.1 V; VCC (max): 40.0 V; ICC (max): 0.84 mA; IQ (max): 60.0 mA; Operating Temperature (min): -40.0 degC;
General Purpose EMI Reduction IC
ALSC[Alliance Semiconductor Corporation]
MAX6456UT MAX6453UT MAX645310 MAX6454UT MAX6455UT uP Supervisors with Separate VCC Reset and Manual Reset Outputs
µP Supervisors with Separate VCC Reset and Manual Reset Outputs 1-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO6
ON Semiconductor
Maxim Integrated Products, Inc.
MAXIM INTEGRATED PRODUCTS INC
Maxim Integrated Produc...
MAX6754UKLD0-T MAX6755UKLD0-T MAX6756UKLD0-T MAX67 Vcc: 5.0 V, active timeout period: 0.02 ms, low-power single/dual-voltage window detector
Vcc: 3.0 V, active timeout period:0.02 ms, low-power single/dual-voltage window detector
Vcc: 5.0 V, active timeout period: 100 ms-320 ms, low-power, single/dual-voltage window detector
Vcc: 5.0 V, active timeout period:185 ms, low-power single/dual-voltage window detector
Vcc: 2.5 V, Vcc:1.8 V, active timeout period:185 ms, low-power single/dual-voltage window detector
Vcc: 3.3 V, Vcc: 1.8 V, active timeout period:185 ms, low-power single/dual-voltage window detector
Vcc: 3.3 V, active timeout period:0.02 ms, low-power single/dual-voltage window detector
Vcc: 3.3 V, active timeout period:185 ms, low-power single/dual-voltage window detector
Vcc: 1.8 V, active timeout period:0.02 ms, low-power single/dual-voltage window detector
Vcc: 3.0 V, active timeout period:185 ms, low-power single/dual-voltage window detector
Vcc: 1.8 V, Vcc:adj, active timeout period:185 ms, low-power single/dual-voltage window detector
MAXIM - Dallas Semiconductor
M38230G4-XXXFP M38230G4-XXXHP M38231G4-XXXHP M3823 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 512Kb x 36; Vcc (V): 3.1 to 3.6 V
36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 3.1 to 3.6 V
18-Mbit (512K x 36/1M x 18) Pipelined SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL(TM) Architecture; Architecture: NoBL, Flow-through; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 512Kb x 72; Vcc (V): 3.1 to 3.6 V
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
Sync SRAM; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 3.1 to 3.6 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: QDR-II , 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency); Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机
SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER 单芯位CMOS微机
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 2.4 to 2.6 V 单芯位CMOS微机
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V 单芯位CMOS微机
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER 单芯8位CMOS微机
Sync SRAM; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
Renesas Electronics Corporation.
Renesas Electronics, Corp.
KM416C1004CJ-5 KM416C1004CJ-6 KM416C1004CJL-6 KM41 1M x 16Bit CMOS dynamic RAM with extended data out, 50ns, VCC=5.0V, refresh period=64ms
1M x 16Bit CMOS dynamic RAM with extended data out, 60ns, VCC=5.0V, refresh period=64ms
1M x 16Bit CMOS dynamic RAM with extended data out, 60ns, VCC=5.0V, self-refresh
1M x 16Bit CMOS dynamic RAM with extended data out, 50ns, VCC=5.0V, refresh period=16ms
1M x 16Bit CMOS dynamic RAM with extended data out, 60ns, VCC=5.0V, refresh period=16ms
1M x 16Bit CMOS dynamic RAM with extended data out, 45ns, VCC=5.0V, self-refresh
Samsung Electronic
KM416C254D KM416V254D KM416C254DJL-5 KM416C254DJL- 256K x 16Bit CMOS dynamic RAM with extended data out, Vcc=3.3V, 70ns, self-refresh
256K x 16Bit CMOS dynamic RAM with extended data out, Vcc=3.3V, 60ns, self-refresh
256K x 16Bit CMOS dynamic RAM with extended data out, Vcc=3.3V, 50ns, self-refresh
256K x 16Bit CMOS dynamic RAM with extended data out, Vcc=5.0V, 70ns, self-refresh
256K x 16Bit CMOS dynamic RAM with extended data out, Vcc=5.0V, 60ns, self-refresh
256K x 16Bit CMOS dynamic RAM with extended data out, Vcc=5.0V, 50ns, self-refresh
Samsung Electronic
DS2411R-105-B5CAT Silicon Serial Number with VCC Input
MAXIM - Dallas Semiconductor
S34MS16G2 16 Gb, 4-Bit ECC, ×8 I/O, and 1.8 V VCC NAND Flash for Embedded
Cypress Semiconductor
CY6264-55SNXIT 8K x 8 Static RAM; Density: 64 Kb; Organization: 8Kb x 8; Vcc (V): 4.50 to 5.50 V;
CYPRESS SEMICONDUCTOR CORP
MX25R8035F Wide Vcc Range 8M-BIT [x 1/x 2/x 4] CMOS MXSMIO
Macronix International
HCNW-2201 HCNW-2211 HCPL2232 Very High CMR, Wide VCC Logic Gate Optocouplers
Agilent(Hewlett-Packard)
 
 Related keyword From Full Text Search System
PBL37644QNT System PBL37644QNT Series PBL37644QNT reference voltage PBL37644QNT Precision PBL37644QNT gdcy
PBL37644QNT quad op amp PBL37644QNT applications PBL37644QNT isa bus PBL37644QNT Semiconductors PBL37644QNT speech voice
 

 

Price & Availability of PBL37644QNT

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X
0.21680808067322